# SPRING 2016 CMPE 364

Microprocessor Based Design

Dr. Ryan Riley

(Slides adapted from Dr. Mohamed Al-Meer)

## **Apollo Guidance Computer**



- 64 Kbyte of memory
- 1.024 MHz
- 16-bit registers
- Took the first men to the moon in 1969

# **Snapdragon 835**



- 8 GB memory (maybe more)
- 2.45 GHz, 8-cores
- 64-bit registers
- Integrated GPU capable of full HD virtual reality
- Supports up to a 4K screen
- Integrated multi-gigabit wireless

Plays Angry Birds really fast

## Lecture Objectives

- Objectives
  - An Introduction to Embedded Systems with ARM processor
- Expected to achieve:
  - Short history of ARM
  - ARM in industry
  - Know about ARM registers

# ARM PROCESSOR FUNDAMENTALS

Introduction

# ARM PROCESSOR FUNDAMENTALS

- The ARM processor, like all RISC processors, uses a *load-store* architecture.
  - ARM is a RISC processor.
  - It is used for small size and high performance applications.
  - Simple architecture low power consumption
- has two instruction types for transferring data in and out of the processor:
  - Load: instructions copy data from memory to registers in the core
  - Store: copy data from registers to memory
- no data processing instructions directly manipulate data in memory

### What is ARM CORTEX-A?

#### ARM® Cortex®-A Current Portfolio

2H 2014, Expiration Q1 2015

A Application Processors are by the processor's ability to e complex operating systems, ag Linux, Android, Chrome OS, Microsoft Windows (CE/Embedded) ners. This class of processors tes a Memory Management Unit to manage the memory ments of complex OSs and enable valued and execution of third party re.







2

- •Smartphones \*Feature Phones \*Tablets / eReaders \*Adv. Personal Media Players
- Digital Television \*Set-top Boxes/Satellite Receivers \*High-End Printers
- Personal Navigation Devices \*Server/Enterprise \*Wearables \*Home Networking

### What is ARM CORTEX R and M?

#### ARM® Cortex®-R and Cortex-M Processor Portfolio

-M processors are the optimal of for low-power embedded ting applications. The 32-bit M processor family is the key forming all sorts of ded systems into smart and ted systems. Often provided ack box" with pre-loaded tions, they have limited ity to expand hardware hality and in most cases no

2H 2014, Expiration Q1 2015

ARM'CORTEX'
Processor Technology

Cortex-R4

Real-time standard

ARM'CORTEX'
Processor Technology

Cortex-R5

Enhanced system integration features

Functional safety High performance 4G modem and storage



Lowest cost Low power



Highest energy efficiency



Performance efficiency



**ARM**CORTEX

Cortex-R7

Mainstream Control & DSP



Maximum Performance Control & DSP

Merchant MCUs \*Automotive Control Systems \*Motor Control Systems

•White Goods controllers \*Smart Meters \*Sensors
•White Goods controllers \*Smart Meters \*Sensors
nternet of Things



## **Equipment Adopting ARM Cores**



#### With More Than 50 Billion





### Markets we're POWERING



#### 20% | Embedded

Applications including automotive, touch-screen controllers, industrial equipment, connectivity and smartcards



58% | Mobile
Devices including

smartphones, mobile phones, tablets, e-readers and wearables

www.50billionchips.com





#### 16% | Enterprise

Applications such as hard disk drives, and wireless/wireline networking infrastructure equipment



Consumers devices such as smart TVs, game consoles and home networking gateways









| itecture ÷ | Core bit<br>width   | Cores designed by ARM Holdings \$                                                                                 | Cores designed by third parties                                                                             | Profile \$      | Reference |
|------------|---------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|-----------|
| ARMv1      | 32 <sup>[a 1]</sup> | ARM1                                                                                                              |                                                                                                             |                 |           |
| ARMv2      | 32 <sup>[a 1]</sup> | ARM2, ARM250, ARM3                                                                                                | Amber, STORM Open Soft Core <sup>[37]</sup>                                                                 |                 |           |
| ARMv3      | 32 <sup>[a 2]</sup> | ARM6, ARM7                                                                                                        |                                                                                                             |                 |           |
| ARMv4      | 32 <sup>[a 2]</sup> | ARM8                                                                                                              | StrongARM, FA526                                                                                            |                 |           |
| RMv4T      | 32 <sup>[a 2]</sup> | ARM7TDMI, ARM9TDMI, SecurCore SC100                                                                               |                                                                                                             |                 |           |
| RMv5TE     | 32                  | ARM7EJ, ARM9E, ARM10E                                                                                             | XScale, FA626TE, Feroceon, PJ1/Mohawk                                                                       |                 |           |
| ARMv6      | 32                  | ARM11                                                                                                             |                                                                                                             |                 |           |
| RMv6-M     | 32                  | ARM Cortex-M0, ARM Cortex-M0+,<br>ARM Cortex-M1, SecurCore SC000                                                  |                                                                                                             | Microcontroller |           |
| RMv7-M     | 32                  | ARM Cortex-M3, SecurCore SC300                                                                                    |                                                                                                             | Microcontroller | -         |
| Mv7E-M     | 32                  | ARM Cortex-M4, ARM Cortex-M7                                                                                      |                                                                                                             | Microcontroller | -         |
| RMv7-R     | 32                  | ARM Cortex-R4, ARM Cortex-R5,<br>ARM Cortex-R7                                                                    |                                                                                                             | Real-time       |           |
| RMv7-A     | 32                  | ARM Cortex-A5, ARM Cortex-A7, ARM Cortex-A8, ARM Cortex-A9, ARM Cortex-A12, ARM Cortex-A15, ARM Cortex-A17        | Krait, Scorpion, PJ4/Sheeva, Apple A6/A6X                                                                   | Application     |           |
| RMv8-A     | 64                  | ARM Cortex-A35, <sup>[38]</sup> ARM Cortex-A53,<br>ARM Cortex-A57, <sup>[39]</sup> ARM Cortex-A72 <sup>[40]</sup> | X-Gene, Nvidia Project Denver, AMD K12, Apple A7/A8/A8X/A9/A9X, Cavium Thunder X,[41][42][43] Qualcomm Kryo | Application     | [44][46   |
| Mv8.1-A    | 64                  | TBA                                                                                                               |                                                                                                             | Application     |           |
| RMv8-R     | 32                  | TBA                                                                                                               |                                                                                                             | Real-time       | [46][47   |
| RMv8-M     | 32                  | TBA                                                                                                               |                                                                                                             | Microcontroller | [48]      |
|            |                     |                                                                                                                   |                                                                                                             |                 |           |

# A First Look at the ARM Processor: Main Features

- Load-Store architecture
- Fixed-length (32-bit) instructions
- 3-operand instruction format (2 source operand reg's, 1 result operand reg.)
- Conditional execution of ALL instructions
- Load-Store multiple registers in one instruction
- A single-cycle n-bit shift with ALU operation
- Coprocessor instruction interfacing
- Thumb architecture (dense 16-bit compressed instruction set)
- "combines the best of RISC with the best of CISC"

# **ARM Registers**

- Data items are placed in the register file
- 16 32-bit registers
  - The sign extend hardware converts signed 8-bit and 16-bit numbers to 32-bit values.
- ARM instructions typically have two source registers, Rn and Rm, and a single result or destination register, Rd.
  - Source operands are read from the register file using the internal buses A and B, respectively.

# **ARM Registers**

- They are identified with the letter r prefixed to the register number
  - For example, register 4 is given the label r4.
- Next Figure shows the active registers available in user mode
- The processor can operate in seven different modes, which we will introduce shortly.
- All the registers shown are 32 bits in size.
- There are up to 18 active registers: 16 data registers and 2 processor status registers.
  - The data registers are visible to the programmer as *r0* to *r15*.

r0r1 $r^2$ r3r4 $r_{5}$ r6r7r8r9r10r11r12r13 spr14 lrr15 pc

cpsr

# **ARM Registers**

- The ARM processor has three registers assigned to a particular task or special function: *r*13, *r*14, and *r*15.
  - Given different labels.
- Register *r13* is traditionally used as the stack pointer (*sp*) and stores the head of the stack in the current processor mode.
- Register *r14* is called the link register (*Ir*) and is where the core puts the return address whenever it calls a subroutine.
- Register *r15* is the program counter (**pc**)

# **Current Program Status Register**

- The ARM core uses the cpsr to monitor and control internal operations.
- The cpsr is a dedicated 32-bit register and resides in the register file
- The *cpsr* is divided into four fields, each 8 bits wide: flags, status, extension, and control.
  - The control field contains the processor mode, state, and interrupt mask bits
  - The flags field contains the condition flags

# **CPSR Register**



# **CPSR Register**

- N: Negative; the last ALU operation which changed the flags produced a negative result (the top bit of the 32-bit result was a one).
- Z: Zero; the last ALU operation which changed the flags produced a zero result (every bit of the 32-bit result was zero).
- C: Carry; the last ALU operation which changed the flags generated a carry-out, either as a result of an arithmetic operation in the ALU or from the shifter.
- V: oVerflow; the last arithmetic ALU operation which changed the flags generated an overflow into the sign bit.